Mostrar el registro sencillo del ítem
A Hybrid Deterministic/Genetic Test Generator to Improve Fault Effectiveness and Reduce CPU Time Run
dc.rights.license | All rights reserved | en_US |
dc.contributor.author | Cruz, Alfredo | |
dc.date.accessioned | 2022-06-22T16:29:46Z | |
dc.date.available | 2022-06-22T16:29:46Z | |
dc.date.issued | 2004 | |
dc.identifier.citation | Cruz, A. (2004). A Hybrid Deterministic/Genetic Test Generator to Improve Fault Effectiveness and Reduce CPU Time Run. Politechne, 11(1), 33-40. | en_US |
dc.identifier.uri | http://hdl.handle.net/20.500.12475/1583 | |
dc.description | Volumen 11, Número 1, Abril 2004 | en_US |
dc.description.abstract | This paper focuses on an evolutionary algorithm (EA) approach in the development of effective test vector generation for single and multiple fault detection in VLSI circuits. The genetic operators (selection, crossover, and mutation) are applied to the CNF-satisfiability problem for the generation of test vectors for growth faults in Programmable Logic Arrays (PLAs). The CNF-constraints satisfaction problem has several advantages over other approaches used for PLA testing. The method proposed eliminates the possibility of intersecting a redundant growth term with a valid candidate test vector. Deterministic procedures are used to allow the identification of untestable faults and to improve the fault coverage. This hybrid deterministic/genetic test generator helps improve fault effectiveness and reduce CPU time run. Experimental results have confirmed that the number of untestable faults identified contributed to test generation effectiveness. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Polytechnic University of Puerto Rico | en_US |
dc.relation.ispartof | Revista Politechne; | |
dc.relation.haspart | San Juan | en_US |
dc.subject.lcsh | Polytechnic University of Puerto Rico--Subject headings--Unassigned | en_US |
dc.subject.lcsh | Polytechnic University of Puerto Rico--Faculty--Research | en_US |
dc.title | A Hybrid Deterministic/Genetic Test Generator to Improve Fault Effectiveness and Reduce CPU Time Run | en_US |
dc.type | Article | en_US |
dc.rights.holder | Esta Junta Editorial y la Universidad Politécnica de Puerto Rico hacen constar y reconoce que los autores de los artículos, obras literarias y artísticas publicadas en esta Revista Politechnê, se reservan enteramente los derechos de autor y de publicación de los mismos para los efectos de cualquier ventualidad literaria, publicitaria o de cualquier índole. | en_US |
Ficheros en el ítem
Este ítem aparece en la(s) siguiente(s) colección(ones)
-
Revista Politechnê
Revista multidisciplinaria de la Universidad Politécnica de Puerto Rico (Vol. 1 | Núm. 1 | Junio 1991 - Vol. 22 | Núm. 1 | 2024