• español
    • English
    • Deutsch
  • English 
    • español
    • English
    • Deutsch
  • Login
View Item 
  •   PRCR Home
  • Polytechnic University of Puerto Rico
  • Design Project Articles Master Degree
  • Electrical Engineering
  • View Item
  •   PRCR Home
  • Polytechnic University of Puerto Rico
  • Design Project Articles Master Degree
  • Electrical Engineering
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.

Xilinx FIR Coefficient Configuration Implemented in ROACH Architecture

Thumbnail
View/Open
Articulo Final_Zoriel Salado (532.8Kb)
Date
2014
Author
Salado Martínez, Zoriel M.
Metadata
Show full item record
Abstract
Dynamically run time reconfigurable FIR Filter with a control logic architecture for Coefficient reload is designed and tested on a Xilinx Virtex 5 FPGA ROACH board for signal recording at the Arecibo Observatory. A filter with fixed coefficients is used as to compare it with the reconfigurable filter. The resulting control logic design and the filter can be reconfigured with any coefficient and filter type limited only by its length (filter order) or word size. Key Terms - CASPER (Collaboration for Astronomy Signal Processing and Electronics Research), Control Logic, Field Programmable Gate Array (FPGA), Finite Impulse Response (FIR) Filter, Reconfigurable Open Architecture Computing Hardware (ROACH).
URI
http://hdl.handle.net/20.500.12475/753
Collections
  • Electrical Engineering

PRC Repository copyright © 2022  COBIMET, Inc.
Contact Us
Theme by 
Atmire NV
 

 

Browse

All of PRCRCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

LoginRegister

Statistics

View Usage Statistics

PRC Repository copyright © 2022  COBIMET, Inc.
Contact Us
Theme by 
Atmire NV